-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathtop_level_tb.vhd
57 lines (43 loc) · 899 Bytes
/
top_level_tb.vhd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
ENTITY top_level_tb IS
END top_level_tb;
ARCHITECTURE behavioral OF top_level_tb IS
constant ClockFrequency : integer := 100e6; -- 100 MHz
constant ClockPeriod : time := 1000 ms / ClockFrequency;
COMPONENT top_level_v1
PORT( NCLR : IN STD_LOGIC;
CLK : IN STD_LOGIC );
END COMPONENT;
SIGNAL CLR : STD_LOGIC;
SIGNAL CLK : STD_LOGIC;
SIGNAL CE : STD_LOGIC;
BEGIN
UUT: top_level_v1 PORT MAP(
NCLR => CLR,
CLK => CLK
);
--CLOCK
clock : PROCESS
BEGIN
CLK <= '0';
WAIT FOR 125 ns;
CLK <= '1';
WAIT FOR 125 ns;
END PROCESS;
-- RESET
reset : PROCESS
BEGIN
CLR <= '0';
WAIT FOR 500 ns;
CLR <= '1';
WAIT;
END PROCESS;
-- TESTBENCH
tb : PROCESS
BEGIN
CE <= '1';
WAIT; -- will wait forever
END PROCESS;
END;