-
Notifications
You must be signed in to change notification settings - Fork 5
/
Copy pathfft_8192_1d_core.vhd
147 lines (145 loc) · 5.89 KB
/
fft_8192_1d_core.vhd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
-- Generated from Simulink block
--library IEEE;
--use IEEE.std_logic_1164.all;
--library xil_defaultlib;
--use xil_defaultlib.conv_pkg.all;
--entity fft_8192_1c_core_ip is
-- port (
-- pol0_in0 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in1 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in2 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in3 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in4 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in5 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in6 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in7 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in8 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in9 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in10 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in11 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in12 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in13 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in14 : in std_logic_vector( 18-1 downto 0 );
-- pol0_in15 : in std_logic_vector( 18-1 downto 0 );
-- shift : in std_logic_vector( 16-1 downto 0 );
-- sync : in std_logic_vector( 32-1 downto 0 );
-- clk : in std_logic;
-- out0 : out std_logic_vector( 36-1 downto 0 );
-- out1 : out std_logic_vector( 36-1 downto 0 );
-- out2 : out std_logic_vector( 36-1 downto 0 );
-- out3 : out std_logic_vector( 36-1 downto 0 );
-- out4 : out std_logic_vector( 36-1 downto 0 );
-- out5 : out std_logic_vector( 36-1 downto 0 );
-- out6 : out std_logic_vector( 36-1 downto 0 );
-- out7 : out std_logic_vector( 36-1 downto 0 );
-- overflow : out std_logic_vector( 4-1 downto 0 );
-- sync_out : out std_logic_vector( 1-1 downto 0 )
-- );
--end fft_8192_1c_core_ip;
-- Generated from Simulink block
library IEEE;
use IEEE.std_logic_1164.all;
library xil_defaultlib;
use xil_defaultlib.conv_pkg.all;
entity fft_8192_1d_core_ip_struct is
port (
pol0_in0 : in std_logic_vector( 18-1 downto 0 );
pol0_in1 : in std_logic_vector( 18-1 downto 0 );
pol0_in2 : in std_logic_vector( 18-1 downto 0 );
pol0_in3 : in std_logic_vector( 18-1 downto 0 );
pol0_in4 : in std_logic_vector( 18-1 downto 0 );
pol0_in5 : in std_logic_vector( 18-1 downto 0 );
pol0_in6 : in std_logic_vector( 18-1 downto 0 );
pol0_in7 : in std_logic_vector( 18-1 downto 0 );
pol0_in8 : in std_logic_vector( 18-1 downto 0 );
pol0_in9 : in std_logic_vector( 18-1 downto 0 );
pol0_in10 : in std_logic_vector( 18-1 downto 0 );
pol0_in11 : in std_logic_vector( 18-1 downto 0 );
pol0_in12 : in std_logic_vector( 18-1 downto 0 );
pol0_in13 : in std_logic_vector( 18-1 downto 0 );
pol0_in14 : in std_logic_vector( 18-1 downto 0 );
pol0_in15 : in std_logic_vector( 18-1 downto 0 );
shift : in std_logic_vector( 16-1 downto 0 );
sync : in std_logic_vector( 32-1 downto 0 );
clk_1 : in std_logic;
ce_1 : in std_logic;
out0 : out std_logic_vector( 36-1 downto 0 );
out1 : out std_logic_vector( 36-1 downto 0 );
out2 : out std_logic_vector( 36-1 downto 0 );
out3 : out std_logic_vector( 36-1 downto 0 );
out4 : out std_logic_vector( 36-1 downto 0 );
out5 : out std_logic_vector( 36-1 downto 0 );
out6 : out std_logic_vector( 36-1 downto 0 );
out7 : out std_logic_vector( 36-1 downto 0 );
overflow : out std_logic_vector( 4-1 downto 0 );
sync_out : out std_logic_vector( 1-1 downto 0 )
);
end fft_8192_1d_core_ip_struct;
architecture structural of fft_8192_1d_core_ip_struct is
component fft_8192_1d_core_ip
port (
pol0_in0 : in std_logic_vector( 18-1 downto 0 );
pol0_in1 : in std_logic_vector( 18-1 downto 0 );
pol0_in2 : in std_logic_vector( 18-1 downto 0 );
pol0_in3 : in std_logic_vector( 18-1 downto 0 );
pol0_in4 : in std_logic_vector( 18-1 downto 0 );
pol0_in5 : in std_logic_vector( 18-1 downto 0 );
pol0_in6 : in std_logic_vector( 18-1 downto 0 );
pol0_in7 : in std_logic_vector( 18-1 downto 0 );
pol0_in8 : in std_logic_vector( 18-1 downto 0 );
pol0_in9 : in std_logic_vector( 18-1 downto 0 );
pol0_in10 : in std_logic_vector( 18-1 downto 0 );
pol0_in11 : in std_logic_vector( 18-1 downto 0 );
pol0_in12 : in std_logic_vector( 18-1 downto 0 );
pol0_in13 : in std_logic_vector( 18-1 downto 0 );
pol0_in14 : in std_logic_vector( 18-1 downto 0 );
pol0_in15 : in std_logic_vector( 18-1 downto 0 );
shift : in std_logic_vector( 16-1 downto 0 );
sync : in std_logic_vector( 32-1 downto 0 );
clk : in std_logic;
out0 : out std_logic_vector( 36-1 downto 0 );
out1 : out std_logic_vector( 36-1 downto 0 );
out2 : out std_logic_vector( 36-1 downto 0 );
out3 : out std_logic_vector( 36-1 downto 0 );
out4 : out std_logic_vector( 36-1 downto 0 );
out5 : out std_logic_vector( 36-1 downto 0 );
out6 : out std_logic_vector( 36-1 downto 0 );
out7 : out std_logic_vector( 36-1 downto 0 );
overflow : out std_logic_vector( 4-1 downto 0 );
sync_out : out std_logic_vector( 1-1 downto 0 )
);
end component;
begin
fft_8192_1d_core_ip_inst : fft_8192_1d_core_ip
port map (
pol0_in0 => pol0_in0,
pol0_in1 => pol0_in1,
pol0_in2 => pol0_in2,
pol0_in3 => pol0_in3,
pol0_in4 => pol0_in4,
pol0_in5 => pol0_in5,
pol0_in6 => pol0_in6,
pol0_in7 => pol0_in7,
pol0_in8 => pol0_in8,
pol0_in9 => pol0_in9,
pol0_in10 => pol0_in10,
pol0_in11 => pol0_in11,
pol0_in12 => pol0_in12,
pol0_in13 => pol0_in13,
pol0_in14 => pol0_in14,
pol0_in15 => pol0_in15,
shift => shift ,
sync => sync ,
clk => clk_1 ,
out0 => out0 ,
out1 => out1 ,
out2 => out2 ,
out3 => out3 ,
out4 => out4 ,
out5 => out5 ,
out6 => out6 ,
out7 => out7 ,
overflow => overflow,
sync_out => sync_out
);
end structural;